## **Store Instruction**

- The STUR instruction tells the CPU to store (copy) the contents of CPU register to a memory location pointed by destination register.
- Since the CPU registers are 64 bit (8 byte) wide, we need 8 consecutive memory locations to store the contents of the register.







**Example:** Convert the following C++ code to LEGv8 Assembly code. Assume A is an Array of 10 doublewords, variable h is associated with register X21, and base address of the array A is in X22.





$$a = b$$
 $01011$ 

Q = a+b

## Representing Instructions in the computer (Translating a LEGV8 assembly instruction into a Machine instruction)

**Instruction Format:** The layout of an instruction is called the instruction format. LEGv8 instructions are 32 bit long.

| Instruction          | Format | opeode               | Rm  | shamt | address  | op2  | Rn  | Rd   |
|----------------------|--------|----------------------|-----|-------|----------|------|-----|------|
| ADD (add)            | R      | (1112 <sub>ten</sub> | reg | 0     | n.a.     | n.a. | reg | reg  |
| SUB (subtract)       | R      | 1624 <sub>ten</sub>  | reg | 0     | n.a.     | n.a. | reg | reg  |
| ADDI (add immediate) |        | 580 <sub>ten</sub>   | reg | n.a.  | constant | n.a. | reg | n.a. |
| SUBI (sub immediate) |        | 836 <sub>ten</sub>   | reg | n.a.  | constant | n.a. | reg | n.a. |
| LDUR (load word)     | D      | 1986 <sub>ten</sub>  | reg | n.a.  | address  | 0    | reg | n.a. |
| STUR (store word)    | D      | 1984 <sub>ten</sub>  | reg | n.a.  | address  | 0    | reg | n.a. |

LEGV8 R-Format Instructions:

Translate the following LEGV8 assembly instruction into a machine instruction:

ADD X9, X20, X21

